DocumentCode :
1924604
Title :
Performance modeling for the ATAMM data flow architecture
Author :
Som, S. ; Stoughton, J.W. ; Mielke, R.R.
Author_Institution :
Dept. of Electr. & Comput. Eng., Old Dominion Univ., Norfolk, VA, USA
fYear :
1990
fDate :
21-23 Mar 1990
Firstpage :
163
Lastpage :
169
Abstract :
The algorithm-to-architecture mapping model (ATAMM) is a new marked graph (a class of Petri net) model from which the rules for data and control flow in a homogeneous, multicomputer, data-flow architecture may be defined. This study is concerned with performance modeling for periodic execution of large-grain, decision-free algorithms in such an ATAMM-defined architecture. Major applications are expected to be real-time implementation of control and signal processing algorithms where performance is required to be highly predictable. The computing environment, problem domain, and algorithm execution pattern are described. Performance measures of computing speed and throughout capacity are defined. Performance bounds are established. Resource (computing element) needs are determined for periodic execution of algorithms
Keywords :
Petri nets; parallel architectures; performance evaluation; ATAMM data flow architecture; Petri net; algorithm execution pattern; algorithm-to-architecture mapping model; computing speed; decision-free algorithms; marked graph; performance modeling; problem domain; signal processing algorithms; throughout capacity; Computational modeling; Computer architecture; Concurrent computing; Data flow computing; Flow graphs; Process control; Processor scheduling; Signal processing algorithms; Throughput; Velocity measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computers and Communications, 1990. Conference Proceedings., Ninth Annual International Phoenix Conference on
Conference_Location :
Scottsdale, AZ
Print_ISBN :
0-8186-2030-7
Type :
conf
DOI :
10.1109/PCCC.1990.101615
Filename :
101615
Link To Document :
بازگشت