DocumentCode :
1925286
Title :
VLSI design of densely-connected array processors
Author :
Chou, Eric Y. ; Sheu, Bing J. ; Wu, Tony H. ; Chang, Robert C.
Author_Institution :
Dept. of Electr. Eng., Univ. of Southern California, Los Angeles, CA, USA
fYear :
1995
fDate :
2-4 Oct 1995
Firstpage :
492
Lastpage :
497
Abstract :
Paralleled array processors based on cellular neural networks (CNNs) are very useful in high-speed, real-time signal and image processing because of its simplicity for problem mapping and high potential computational bandwidth. Local interconnection and simple synaptic operators are the most attractive features of the cellular neural network (CNN) for VLSI implementation. A computing architecture for CNN processing engine which can be applied for several challenging VLSI hardware design problems, such as CNN accelerator design for heterogeneous computing, is presented. This continuous-time CNN processing engine with digital-programmable synapses and flexible digital interface is designed and prototyped using the current-mode CMOS circuits. A prototyping 5×5 array processor chip is designed and fabricated in 2.0 μm CMOS technology. Measurement results of this prototype chip and its building blocks for array processor design are presented. Experimental results of edge detection operation of this prototype chip are also given
Keywords :
CMOS integrated circuits; VLSI; cellular neural nets; edge detection; image processing; parallel processing; signal processing; 2.0 μm CMOS technology; CNN accelerator design; CNN processing engine; VLSI design; cellular neural networks; current-mode CMOS circuits; densely-connected array processors; digital-programmable synapses; edge detection operation; flexible digital interface; hardware design problems; heterogeneous computing; high potential computational bandwidth; image processing; local interconnection; paralleled array processors; problem mapping; real-time signal processing; synaptic operators; CMOS process; CMOS technology; Cellular neural networks; Engines; Image processing; Process design; Prototypes; Signal mapping; Signal processing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1995. ICCD '95. Proceedings., 1995 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-7165-3
Type :
conf
DOI :
10.1109/ICCD.1995.528913
Filename :
528913
Link To Document :
بازگشت