Title :
A high performance complementary bipolar process using PBSOI technique
Author :
Kim, J.H. ; Lee, S.H. ; Lee, K.H. ; Park, H.J. ; Cha, G. ; Kang, H.S. ; Song, C.S.
Author_Institution :
Process R & D Group, Fairchild Korea Semicond., Kyonggi-Do, South Korea
Abstract :
In this paper, for the first time, we suggest a novel high voltage, high speed and latch-up free NPN transistor and PNP transistor fabrication technology using PBSOI (Patterned and Bonded Silicon On Insulator) and STI (Shallow Trench Isolation) technology. Using this technique, we can easily control the breakdown voltage (BVceo) without the problem of P+B/L out-diffusion. In this PBSOI process, after diffusion of well (collector), the Buried Layer is diffused on the well. In addition, unlike the prior technology that devices are fabricated in epitaxial layer, the proposed devices are formed in active wafer itself, therefore we can get defect-free devices promising excellent characteristics. The peak fTs for NPN and PNP transistor are 10 GHz and 9 GHz, the values of BVceo for the NPN and PNP devices are 15 V and 17 V, respectively. Finally, these values were found to be excellent results as shown in the maximum value of Johnson-limit for the fT-BVceo product.
Keywords :
bipolar integrated circuits; high-speed integrated circuits; integrated circuit reliability; isolation technology; power integrated circuits; semiconductor device breakdown; silicon-on-insulator; 10 GHz; 15 V; 17 V; 9 GHz; Johnson-limit; PBSOI; STI; Si; active wafer; breakdown voltage; complementary bipolar process; high speed technology; high voltage technology; latch-up free technology; patterned and bonded silicon on insulator; Boron; Driver circuits; Epitaxial layers; Fabrication; Isolation technology; Silicon on insulator technology; Substrates; Thickness measurement; Voltage control; Wafer bonding;
Conference_Titel :
Power Semiconductor Devices and ICs, 2002. Proceedings of the 14th International Symposium on
Print_ISBN :
0-7803-7318-9
DOI :
10.1109/ISPSD.2002.1016177