DocumentCode :
1926725
Title :
Analysis of sub threshold leakage reduction techniques in deep sub micron regime for CMOS VLSI circuits
Author :
Anjana, R. ; Kumar Somkuwar, Ajay
Author_Institution :
Laxmi Inst. of Technol., Sarigam, India
fYear :
2013
fDate :
7-9 Jan. 2013
Firstpage :
1
Lastpage :
5
Abstract :
Leakage power dissipation has become major portion of total power consumption in the integrated device and is expected to grow exponentially in the next decade as per International Technology Roadmap for Semiconductors (IRTS). This directly affects the battery operated devices as it has long idle times. Thus by scaling down the threshold voltage has tremendously increased the sub threshold leakage current thereby making the static power dissipation very high. To overcome this problem several techniques has been proposed to overcome this high leakage power dissipation. A comprehensive survey and analysis of various leakage power minimization techniques is presented in this paper. Of the available techniques, eight techniques are considered for the analysis namely, Multi Threshold CMOS (MTCMOS), Super Cut-off CMOS (SCCMOS), Forced Transistor Stacking (FTS) and Sleepy Stack (SS), Sleepy keeper (SK), Dual Stack (DS), Input Vector Control (IVC) and LECTOR. From the results, it is observed that MTCMOS and SCCMOS techniques produces lower power dissipation than the other techniques due to the ability of power gating.
Keywords :
CMOS analogue integrated circuits; VLSI; CMOS VLSI circuits; DS technique; FTS technique; IRTS; IVC technique; International Technology Roadmap for Semiconductors; LECTOR technique; MTCMOS technique; SCCMOS technique; SS technique; battery-operated devices; deep submicron regime; dual-stack technique; forced transistor stacking technique; input-vector control technique; integrated device; leakage power dissipation; leakage power minimization technique; multithreshold CMOS technique; power consumption; power gating ability; sleepy keeper; sleepy stack technique; static power dissipation; subthreshold leakage current; subthreshold leakage reduction technique; super cut-off CMOS technique; threshold voltage; CMOS integrated circuits; CMOS technology; Europe; Logic gates; MOS devices; Nanoscale devices; Very large scale integration; CMOS; Sleep Transistor; Stack; Sub threshold leakage; Super Cut-off CMOS;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Trends in VLSI, Embedded System, Nano Electronics and Telecommunication System (ICEVENT), 2013 International Conference on
Conference_Location :
Tiruvannamalai
Print_ISBN :
978-1-4673-5300-7
Type :
conf
DOI :
10.1109/ICEVENT.2013.6496576
Filename :
6496576
Link To Document :
بازگشت