DocumentCode :
1926807
Title :
Design and implementation of 32 bit unsigned multiplier using CLAA and CSLA
Author :
Vijayalakshmi, V. ; Seshadri, R. ; Ramakrishnan, Shankar
Author_Institution :
Arunai Eng. Coll., Chennai, India
fYear :
2013
fDate :
7-9 Jan. 2013
Firstpage :
1
Lastpage :
5
Abstract :
This project deals with the comparison of the VLSI design of the carry look-ahead adder (CLAA) based 32-bit unsigned integer multiplier and the VLSI design of the carry select adder (CSLA) based 32-bit unsigned integer multiplier. Both the VLSI design of multiplier multiplies two 32-bit unsigned integer values and gives a product term of 64-bit values. The CLAA based multiplier uses the delay time of 99ns for performing multiplication operation where as in CSLA based multiplier also uses nearly the same delay time for multiplication operation. But the area needed for CLAA multiplier is reduced to 31% by the CSLA based multiplier to complete the multiplication operation. These multipliers are implemented using Altera Quartus II and timing diagrams are viewed through avan waves.
Keywords :
VLSI; adders; carry logic; integrated circuit design; logic design; Altera Quartus II; CLAA multiplier; CSLA multiplier; VLSI design; avan waves; carry look-ahead adder; carry select adder; delay time; integer values; multiplication operation; timing diagrams; unsigned integer multiplier; Clocks; Computer architecture; Delays; Educational institutions; Area; Array Multiplier; CLAA; CSLA; Delay; VHDL Modeling & Simulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Trends in VLSI, Embedded System, Nano Electronics and Telecommunication System (ICEVENT), 2013 International Conference on
Conference_Location :
Tiruvannamalai
Print_ISBN :
978-1-4673-5300-7
Type :
conf
DOI :
10.1109/ICEVENT.2013.6496579
Filename :
6496579
Link To Document :
بازگشت