• DocumentCode
    1926920
  • Title

    Power efficient Vlsi architecture using Sps technique

  • Author

    Ramakrishnan, Shankar ; Hemalatha, G. ; Mohan, P. ; Seshadri, R.

  • Author_Institution
    Sakthi Mari Amman Eng. Coll., Kanchipuram, India
  • fYear
    2013
  • fDate
    7-9 Jan. 2013
  • Firstpage
    1
  • Lastpage
    4
  • Abstract
    Using spurious power suppression technique (SPST) in VLSI will reduce the power consumption of the system significantly. Here we are going to implement this design in Infinite Impulse Response (IIR) and Finite Impulse Response (FIR) filter architecture. When we are using this technique in this multipliers the no of partial products generated will be reduced to half which reduces the computation. Then obviously the power consumption is also reduced by this method using the various hardware device.
  • Keywords
    FIR filters; IIR filters; VLSI; FIR filter architecture; IIR; SPS technique; SPST; finite impulse response filter; infinite impulse response; power consumption; power efficient VLSI architecture; spurious power suppression technique; Delays; Hardware design languages; Integrated circuits; Logic gates; Wires; FIR; IIR; Partial products; Power dissipation; SPST;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Emerging Trends in VLSI, Embedded System, Nano Electronics and Telecommunication System (ICEVENT), 2013 International Conference on
  • Conference_Location
    Tiruvannamalai
  • Print_ISBN
    978-1-4673-5300-7
  • Type

    conf

  • DOI
    10.1109/ICEVENT.2013.6496584
  • Filename
    6496584