DocumentCode :
1927101
Title :
A low power single phase clock distribution using VLSI technology
Author :
Indhumathi, A. ; Sathishkumar, A.
Author_Institution :
Maha Barathi Eng. Coll., Chennai, India
fYear :
2013
fDate :
7-9 Jan. 2013
Firstpage :
1
Lastpage :
5
Abstract :
The clock distribution network consumes nearly 70% of the total power consumed by the IC since this is the only signal which has the highest switching activity. Normally for a multi clock domain network we develop a multiple PLL to cater the need, this project aim for developing a low power single clock multiband network which will supply for the multi clock domain network. This project is highly useful and recommended for communication applications like Bluetooth, Zigbee. WLAN frequency synthesizers are proposed based on pulse-swallow topology and the designed is modeled using Verilog simulated using Modelsim and implemented in Xilinx.
Keywords :
VLSI; frequency synthesizers; hardware description languages; low-power electronics; phase locked loops; wireless LAN; Bluetooth; Modelsim; VLSI technology; Verilog; WLAN frequency synthesizer; Xilinx; Zigbee; low power single phase clock distribution; multiclock domain network; multiple PLL; pulse-swallow topology; single clock multiband network; switching activity; CMOS integrated circuits; Educational institutions; Frequency conversion; Frequency synthesizers; Logic gates; Switches; Wireless LAN;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Trends in VLSI, Embedded System, Nano Electronics and Telecommunication System (ICEVENT), 2013 International Conference on
Conference_Location :
Tiruvannamalai
Print_ISBN :
978-1-4673-5300-7
Type :
conf
DOI :
10.1109/ICEVENT.2013.6496592
Filename :
6496592
Link To Document :
بازگشت