Title :
Analytical fast timing simulation of MOS circuits driving RC interconnects
Author :
Dharchoudhury, A. ; Kang, S.M.
Author_Institution :
Adv. Design Technol., Motorola Inc., Austin, TX, USA
Abstract :
This paper presents a technique for transistor-level timing simulation of MOS circuits driving RC interconnect loads. The RC interconnect is represented as a reduced-order model (e.g. π-model). An effective capacitance is analytically derived from the reduced-order model by local linearization of the MOS devices in the driver circuit and is dynamically updated as the output voltage and regions of operation of the MOS devices in the driver circuit change. The effective capacitance is then applied as a load to the driver circuit and the output waveform is obtained by analytically solving the nonlinear state equation of the driving node. Extensive simulation results under various loading conditions and input transition times are provided to demonstrate the accuracy and efficiency of this technique
Keywords :
MOS integrated circuits; RC circuits; capacitance; circuit analysis computing; driver circuits; integrated circuit interconnections; integrated circuit modelling; linearisation techniques; reduced order systems; timing; π-model; ILLIADS2; MOS circuits driving RC interconnects; RC interconnect loads; driver circuit; dynamic updating; effective capacitance; fast timing simulation; input transition times; loading conditions; local linearization; nonlinear state equation; output waveform analysis; reduced-order model; transistor-level timing simulation; Analytical models; Capacitance; Circuit simulation; Driver circuits; Integrated circuit interconnections; MOS devices; Nonlinear equations; Reduced order systems; Timing; Voltage;
Conference_Titel :
VLSI Design, 1997. Proceedings., Tenth International Conference on
Conference_Location :
Hyderabad
Print_ISBN :
0-8186-7755-4
DOI :
10.1109/ICVD.1997.567971