DocumentCode :
1927785
Title :
First level muon trigger circuits using Xilinx FPGA
Author :
Zhao, T. ; Chen, Y.
Author_Institution :
Dept. of Phys., Washington State Univ., Seattle, WA, USA
fYear :
1992
fDate :
25-31 Oct 1992
Firstpage :
311
Abstract :
Drift tubes of the SDC central muon detector in θ view are used to generate a first level muon trigger. The authors first describe the basic trigger concept developed by the SDC muon subgroup. Results from a Monte Carlo study are given. A design for implementing the basic trigger concept using the Xilinx FPGA (field-programmable gate array) is discussed. The complete flexibility of the FPGA makes it possible to program the trigger logic after the experiment is turned on, making it possible to overcome unexpected problems. This is very valuable for an expensive trigger system which will be operated for more than 10 years under varying experimental conditions
Keywords :
logic arrays; nuclear electronics; trigger circuits; SDC; Xilinx FPGA; central muon detector; field-programmable gate array; first level muon trigger circuits; Detectors; Field programmable gate arrays; Laboratories; Mesons; Monte Carlo methods; Physics; Poles and towers; Shift registers; Testing; Trigger circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nuclear Science Symposium and Medical Imaging Conference, 1992., Conference Record of the 1992 IEEE
Conference_Location :
Orlando, FL
Print_ISBN :
0-7803-0884-0
Type :
conf
DOI :
10.1109/NSSMIC.1992.301238
Filename :
301238
Link To Document :
بازگشت