DocumentCode :
1927923
Title :
A timed HW/SW coemulation technique for fast yet accurate system verification
Author :
Yang, Hoeseok ; Yi, Youngmin ; Ha, Soonhoi
Author_Institution :
Sch. of EECS, Seoul Nat. Univ., Seoul, South Korea
fYear :
2009
fDate :
20-23 July 2009
Firstpage :
74
Lastpage :
81
Abstract :
In system-on-chip (SoC) design, it is essential to verify the correctness of design before a chip is fabricated. While conventional hardware emulators validate functional correctness of hardware components quickly, only a few researches exist to use hardware emulators for timing verification since synchronization between the hardware emulator and the other parts easily overwhelms the gain of hardware emulator. In this paper we propose a novel hardware/software coemulation framework for fast yet accurate system verification based on the virtual synchronization technique. For virtual synchronization, interface protocol and interface logic between a hardware emulator and the HW/SW coemulation kernel are proposed. Experiments with real-life examples prove the effectiveness of the proposed technique.
Keywords :
hardware-software codesign; integrated circuit design; synchronisation; system-on-chip; hardware emulator; interface logic; interface protocol; system verification; system-on-chip design; timed hardware/software coemulation technique; timing verification; virtual synchronization technique; Emulation; Engines; Hardware; Kernel; Logic; Performance gain; Protocols; Synchronization; System-on-a-chip; Timing; coemulation; cosimulation; synchronization; verification;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Systems, Architectures, Modeling, and Simulation, 2009. SAMOS '09. International Symposium on
Conference_Location :
Samos
Print_ISBN :
978-1-4244-4502-8
Type :
conf
DOI :
10.1109/ICSAMOS.2009.5289244
Filename :
5289244
Link To Document :
بازگشت