Title :
Incremental methods for FSM traversal
Author :
Swamy, Gitanjali M. ; Brayton, Robert K. ; Singhal, Vigyan
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA, USA
Abstract :
Computing the set of reachable states of a finite state machine, is an important component of many problems in the synthesis and formal verification of digital systems. The process of design is usually iterative, and the designer may modify and recompute information many times, and reachability is called each time the designer modifies the system because current methods for reachability analysis are not incremental. Unfortunately, the representation of the reachable states that is currently used in synthesis and verification, is inherently non updatable (O. Coudert and J.C. Madre, 1990). We solve this problem by presenting alternate ways to represent the reachable set, and incremental algorithms that can update the new representation each time the designer changes the system. The incremental algorithms use the reachable set computed at a previous iteration, and information about the changes to the system to update it, rather than compute the reachable set from the beginning. This results in computational savings, as demonstrated by the results
Keywords :
directed graphs; finite state machines; formal verification; logic CAD; logic design; FSM traversal; digital systems; finite state machine; formal verification; incremental algorithms; incremental methods; reachable states; Algorithm design and analysis; Automata; Binary decision diagrams; Data structures; Digital systems; Formal verification; Iterative methods; Process design; Reachability analysis; Tree graphs;
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1995. ICCD '95. Proceedings., 1995 IEEE International Conference on
Conference_Location :
Austin, TX
Print_ISBN :
0-8186-7165-3
DOI :
10.1109/ICCD.1995.528928