Title :
A CMOS hybrid random number generator for cryptographic systems
Author_Institution :
Dept. of Electr. Eng., Nat. Chia Yi Univ., Chiayi, Taiwan
Abstract :
In this paper, a CMOS hybrid random number generator for cryptographic systems is newly proposed. The innovation is that the proposed circuits combine two techniques of pseudo-random number generator and direct amplification in a single chip. Thus, the proposed chip can successfully obtain the strengths of two techniques, and eliminate the weakness of both. The bit rate is 5M bps. The energy requirement for per bit producing is 338 μW/MHz. The chip area is 0.704 × 0.779 mm2. The proposed chip is suitable for cryptographic systems.
Keywords :
CMOS analogue integrated circuits; amplifiers; cryptography; random number generation; CMOS hybrid random number generator; bit rate 5 Mbit/s; cryptographic system; pseudorandom number generator; single chip amplification; communication systems; cryptographic systems; random number generator;
Conference_Titel :
Industrial Electronics and Applications (ISIEA), 2012 IEEE Symposium on
Conference_Location :
Bandung
Print_ISBN :
978-1-4673-3004-6
DOI :
10.1109/ISIEA.2012.6496671