• DocumentCode
    1929628
  • Title

    Performance evaluation of a novel Dimension Order Routing algorithm for Mesh-of-tree based Network-on-Chip architecture

  • Author

    Manna, Kanchan ; Chattopadhyay, Santanu ; Gupta, Indranil Sen

  • Author_Institution
    Sch. of Inf. Technol., Indian Inst. of Technol. Kharagpur, Kharagpur, India
  • fYear
    2010
  • fDate
    28-30 Oct. 2010
  • Firstpage
    135
  • Lastpage
    139
  • Abstract
    This paper present a new dimension-oriented routing algorithm for Mesh-of-tree (MoT) based Network-on-Chip (NoC) architecture. The addressing scheme is considerably simplified that enables us to reduce the minimum flit-size to 16-bits, compared to 32-bits in the previously reported works. The same level of throughput and average latency could be achieved with a 43.86% reduction in area and 43% reduction in energy. Bandwidth can be increased via increasing flit size. The design of the new router enables us to select routers of various complexities with performance trade-offs required for real-life application.
  • Keywords
    multiprocessing systems; network routing; network-on-chip; performance evaluation; dimension order routing algorithm; dimension-oriented routing algorithm; mesh-of-tree based network-on-chip architecture; multiprocessor system-on-chip; performance evaluation; Bandwidth; Computer architecture; IP networks; Routing; Routing protocols; System-on-a-chip; Throughput;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Parallel Distributed and Grid Computing (PDGC), 2010 1st International Conference on
  • Conference_Location
    Solan
  • Print_ISBN
    978-1-4244-7675-6
  • Type

    conf

  • DOI
    10.1109/PDGC.2010.5679881
  • Filename
    5679881