• DocumentCode
    1929751
  • Title

    Integrated Verification Approach during ADL-Driven Processor Design

  • Author

    Chattopadhyay, Anupam ; Sinha, Arnab ; Zhang, Diandian ; Leupers, Rainer ; Ascheid, Gerd ; Meyr, Heinrich

  • Author_Institution
    Dept. of Integrated Signal Process. Syst., Aachen Univ. of Technol.
  • fYear
    2006
  • fDate
    14-16 June 2006
  • Firstpage
    110
  • Lastpage
    118
  • Abstract
    Nowadays, architecture description languages (ADLs) are getting popular to achieve quick and optimal design convergence during the development of application specific instruction-set processors (ASIPs). Verification, in various stages of such ASIP development, is a major bottleneck hindering widespread acceptance of ADL-based processor design approach. Traditional verification of processors are only applied at register transfer level (RTL) or below. In the context of ADL-based ASIP design, this verification approach is often inconvenient and error-prone, since design and verification are done at different levels of abstraction. In this paper, this problem is addressed by presenting an integrated verification approach during ADL-driven processor design. Our verification flow includes the idea of automatic assertion generation during high-level synthesis and support for automatic test-generation utilizing the ADL-framework for ASIP design. We show the benefit of our approach by trapping errors in a pipelined SPARC-compliant processor architecture
  • Keywords
    application specific integrated circuits; formal verification; hardware description languages; high level synthesis; application specific instruction-set processors; architecture description languages; automatic assertion generation; high-level synthesis; integrated verification; pipelined SPARC-compliant processor architecture; processor design; register transfer level; Application software; Application specific processors; Architecture description languages; Automatic testing; Computer science; Design engineering; Process design; Registers; Signal design; Signal processing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Rapid System Prototyping, 2006. Seventeenth IEEE International Workshop on
  • Conference_Location
    Chania, Crete
  • ISSN
    1074-6005
  • Print_ISBN
    0-7695-2580-6
  • Type

    conf

  • DOI
    10.1109/RSP.2006.21
  • Filename
    1630758