DocumentCode :
1930273
Title :
Architecture exploration, development and teaching platform for Orthogonal Frequency Division Multiplexing (OFDM) systems
Author :
Mondragon-Torres, Antonio F. ; Kommi, Mahesh Nandan ; Battacharya, Tamoghna
Author_Institution :
Rochester Inst. of Technol., Rochester, NY, USA
fYear :
2011
fDate :
6-9 Nov. 2011
Firstpage :
889
Lastpage :
893
Abstract :
The objective of the presented work is to have a complete system level Orthogonal Frequency Division Multiplexing development platform where students both undergraduate and graduate can use it to explore and identify the different processing blocks available on modern communications systems. The platform will allow monitoring the inputs and outputs of every block to observe the signals as well as to be able to substitute each block by their own implementation. This could be done using a high level language such as Matlab/Simulink and C/C++, or the block can be substituted by a Hardware Description Language (HDL) such as: automatic Simulink to HDL, automatic C/C++ to HDL or directly by a HDL implementation. In addition, the concept of Hardware in the loop is introduced where the block is actually run on field programmable gate array (FPGA) hardware. The platform allows the use of the FPGA as a hardware accelerator or coprocessor. Different tradeoffs in algorithm hardware implementations can be explored such as: signal throughput, floating to fixed point conversion, hardware resources, silicon area estimates, power consumption, maximum operating frequency, and signal to quantization noise ratio.
Keywords :
OFDM modulation; computer aided instruction; field programmable gate arrays; fixed point arithmetic; hardware description languages; high level languages; power aware computing; teaching; telecommunication engineering education; FPGA; HDL; OFDM system; architecture development; architecture exploration; field programmable gate arrays; fixed point conversion; hardware accelerator; hardware description language; hardware in the loop concept; hardware resources; high level language; input monitoring; maximum operating frequency; modern communication systems; orthogonal frequency division multiplexing system; output monitoring; power consumption; processing block identification; signal throughput; signal to quantization noise ratio; silicon area estimates; teaching platform; Digital communication; Digital signal processing; Field programmable gate arrays; Hardware; Hardware design languages; Mathematical model; OFDM;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers (ASILOMAR), 2011 Conference Record of the Forty Fifth Asilomar Conference on
Conference_Location :
Pacific Grove, CA
ISSN :
1058-6393
Print_ISBN :
978-1-4673-0321-7
Type :
conf
DOI :
10.1109/ACSSC.2011.6190137
Filename :
6190137
Link To Document :
بازگشت