DocumentCode :
1931142
Title :
Performance-driven interconnection allocation
Author :
Mezhoud, A. ; Dufourd, J.-C. ; Darbel, N.
Author_Institution :
Dept. ELEC, ENST, Paris, France
Volume :
3
fYear :
1996
fDate :
18-21 Aug 1996
Firstpage :
1293
Abstract :
This paper addresses the problem of performance-driven interconnection synthesis in a bus based VLSI architecture. We present the inter-dependence problem between interconnection allocation and floorplanning, and we give a new approach to interconnection synthesis based on a two step technique. The first step consists of communication-oriented floorplanning, which places components at architectural level while minimising the communications cost. The second step consists of assigning communications to interconnections. It minimises the propagation delay by balancing the loads on the interconnections and reducing their estimated lengths
Keywords :
VLSI; circuit layout CAD; delays; integrated circuit interconnections; integrated circuit layout; timing; bus based VLSI architecture; communication-oriented floorplanning; communications cost; estimated lengths; inter-dependence problem; performance-driven interconnection synthesis; propagation delay; two step technique; Circuit synthesis; Costs; Delay estimation; Hardware; Integrated circuit interconnections; Integrated circuit synthesis; Minimization; Propagation delay; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1996., IEEE 39th Midwest symposium on
Conference_Location :
Ames, IA
Print_ISBN :
0-7803-3636-4
Type :
conf
DOI :
10.1109/MWSCAS.1996.593160
Filename :
593160
Link To Document :
بازگشت