• DocumentCode
    1932099
  • Title

    Characterization of Conventional Asynchronous Counters in Digital Systems

  • Author

    Rais, Siti Sara ; Enzai, Nur Idawati Md ; Rizman, Zairi Ismael ; Kar, Siti Aishah Che ; Ahmed, Norizan ; Bakar, Hasrul Hafiz Abu ; Ali, Mohd Aldrin ; Nair, G.K.A.S. ; Jusoff, Kamaruzzaman

  • Author_Institution
    Fac. of Electr. Eng., UiTM Terengganu Sura Hujung, Dungun, Malaysia
  • fYear
    2012
  • fDate
    25-27 Sept. 2012
  • Firstpage
    410
  • Lastpage
    415
  • Abstract
    Asynchronous circuit technology has a lot of potential when it comes to lower use of power, high performance, electromagnetic compatibility (EMC) properties, improved noise, low emissions and highly modular digital circuits. This paper reveals the uncertainty behavior of a conventional asynchronous counter of modulo-n counter using Altera Max+plusII simulations. A Complex Programmable Logic Device (CPLD) technology of MAX7000 family was used as a target chip which was executing based on the fastest chip automatically. A few characteristics had been studied using the waveform of timing diagram; consequently the behavior for certain mode of counter had been classified. The behavior of the counter can be predicted ahead for design purpose for certain condition without using CAD tools. The simulation results show that the counters mostly exhibit ambiguity count sequence behavior. Only the up-counter and down-counter with conditions of initial=0 (initial<;temporary) and initial=maximum number (initial>;temporary), respectively, behave properly count sequence. For future works, it is suggested to study and model the uncertainty behavior of an asynchronous counter including hazard detection techniques.
  • Keywords
    CAD; asynchronous circuits; counting circuits; Altera Max+plusII simulation; CAD tool; MAX7000 family; complex programmable logic device technology; conventional asynchronous counter; count sequence property; digital system; hazard detection technique; modulo-n counter; timing diagram; Flip-flops; Hazards; Integrated circuit modeling; Radiation detectors; Simulation; Timing; Uncertainty; Asynchronous counter; modulo-n counter; behavior of asynchronous counter; CPLD technology; digital systems;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computational Intelligence, Modelling and Simulation (CIMSiM), 2012 Fourth International Conference on
  • Conference_Location
    Kuantan
  • ISSN
    2166-8531
  • Print_ISBN
    978-1-4673-3113-5
  • Type

    conf

  • DOI
    10.1109/CIMSim.2012.92
  • Filename
    6338113