DocumentCode :
1932393
Title :
Optimisation of a 5 nm ONO-multilayer-dielectric for 64 Mbit DRAMs
Author :
Spitzer, A. ; Reisinger, H. ; Hönlein, W.
Author_Institution :
Siemens AG, Otto-Hahn-Ring 6, D-8000 Mÿnchen 83, F.R.G.
fYear :
1990
fDate :
10-13 Sept. 1990
Firstpage :
307
Lastpage :
310
Abstract :
The impact of the thicknesses of the nitride- and oxide layers on the performance of a 5nm ONO-layer was investigated. For an optimized 5nm ONO-dielectric tbd 63% at 5MV/cm was found to be above 1012sec. In this dielectric the charge transport in the oxide layers is due to direct tunneling processes and the wear-out properties are dominated by the nitride layer. The limiting factors for the reduction of the individual layers of the stacked dielectric are discussed.
Keywords :
Area measurement; Charge measurement; Current density; Current measurement; Density measurement; Dielectrics; Electric variables measurement; Electrodes; Thickness measurement; Tunneling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Device Research Conference, 1990. ESSDERC '90. 20th European
Conference_Location :
Nottingham, England
Print_ISBN :
0750300655
Type :
conf
Filename :
5436352
Link To Document :
بازگشت