DocumentCode :
1935601
Title :
Compatibility of candidate high permittivity gate oxides with front and backend processing conditions
Author :
Kingon, Angus I. ; Maria, Jon-Paul ; Wicaksana, Dwi ; Hoffman, Chris ; Stemmer, Susanne
Author_Institution :
Dept. of Mater. Sci. & Eng., North Carolina State Univ., Raleigh, NC, USA
fYear :
2001
fDate :
1-2 Nov. 2001
Firstpage :
36
Lastpage :
41
Abstract :
The need for new, high permittivity dielectrics for gate stacks in CMOS devices is now well recognized. The timescales for the requirements is laid out in recent issues of the Semiconductor Industry Association Roadmap. The most pressing requirement is for low powered MOSFETs. Research into high permittivity candidate dielectrics has therefore proceeded with urgency over the past 3 years. In general, two approaches are possible. Industry would prefer the direct replacement of SiO/sub 2/ as the gate dielectric, while making relatively few changes to the subsequent process conditions. This would require that the alternative dielectric be capable of surviving the high temperature rapid thermal anneals (typically over 1000/spl deg/C) required for dopant activation, in addition to the reducing backend anneals used to ensure low contact resistances for the interconnect structures. An alternative approach is to determine optimum process conditions for the gate dielectric, and adapt the CMOS process flow to accommodate this process. Relatively few resources have to date been expended to determine whether direct replacement is a possibility. This question is thus the research topic addressed in this paper. We address the question by establishing the conditions for thermodynamic stability of candidate dielectrics at elevated temperature, and the conditions under which specific reactions occur. We confirmed our reaction models by measuring the properties of appropriate MOS capacitors after high temperature processing.
Keywords :
CMOS integrated circuits; MOS capacitors; MOSFET; circuit optimisation; dielectric thin films; doping profiles; integrated circuit testing; permittivity; rapid thermal annealing; reduction (chemical); semiconductor process modelling; thermal stability; thermochemistry; 1000 C; CMOS devices; CMOS process flow; MOS capacitors; Semiconductor Industry Association Roadmap; SiO/sub 2/-Si; back-end processing conditions; contact resistances; direct SiO/sub 2/ gate dielectric replacement; dopant activation; front-end processing conditions; gate dielectric; gate stacks; high permittivity dielectrics; high permittivity gate oxides; high temperature rapid theinal anneals; interconnect structures; low powered MOSFETs; optimum process conditions; process conditions; reaction models; reducing back-end anneals; temperature processing; thermodynamic stability; CMOS process; Dielectric devices; Electronics industry; MOSFETs; Permittivity; Pressing; Rapid thermal annealing; Rapid thermal processing; Temperature; Thermal resistance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Gate Insulator, 2001. IWGI 2001. Extended Abstracts of International Workshop on
Conference_Location :
Tokyo, Japan
Print_ISBN :
4-89114-021-6
Type :
conf
DOI :
10.1109/IWGI.2001.967543
Filename :
967543
Link To Document :
بازگشت