Title :
Electrical characterisation of high-k materials prepared by atomic layer CVD
Author :
Carter, R.J. ; Cartie, E. ; Caymax, M. ; De Gendt, S. ; Degraeve, R. ; Groeseneken, G. ; Heyns, M. ; Kauerauf, T. ; Kerbe, A. ; Kubicek, S. ; Lujan, G. ; Pantisano, L. ; Tsai, W. ; Young, E.
Author_Institution :
IMEC, Leuven, Belgium
Abstract :
The aggressive scaling of MOS devices is quickly reaching the fundamental limits of SiO/sub 2/ as the gate dielectric. Replacement of SiO/sub 2/ with a high dielectric constant material allows an increase in the physical oxide thickness, while maintaining a low equivalent oxide thickness (EOT) and low direct tunnelling current. The high-k gate dielectric of choice will most likely be a deposited film, which makes the replacement of SiO/sub 2/, a thermally grown layer, even more challenging. Atomic layer CVD (ALCVD/sup TM/) is a well-controlled surface saturating process using gas-solid interactions to deposit thin films. The technique results in covalent bonding between the gaseous precursors and the surface bonding sites. ALCVD/sup TM/ provides highly uniform layers and the possibility to deposit many materials, including mixed oxide layers and nano-laminates. Some of the challenges facing high-k materials include achieving a high quality Si/high-k interface, film stability and solving reliability and integration issues. In this paper, we use MOS capacitors to investigate these challenges for Al/sub 2/O/sub 3/-TiN and Al/sub 2/O/sub 3/-ZrO/sub 2/-TiN gate stacks.
Keywords :
MOS capacitors; MOS integrated circuits; alumina; atomic layer epitaxial growth; chemical vapour deposition; dielectric thin films; integrated circuit interconnections; integrated circuit metallisation; integrated circuit testing; interface structure; permittivity; titanium compounds; zirconium compounds; ALCVD; Al/sub 2/O/sub 3/-TiN; Al/sub 2/O/sub 3/-TiN gate stacks; Al/sub 2/O/sub 3/-ZrO/sub 2/-TiN; Al/sub 2/O/sub 3/-ZrO/sub 2/-TiN gate stacks; EOT; MOS capacitors; MOS device scaling; Si/high-k interface; SiO/sub 2/; SiO/sub 2/ gate dielectric; SiO/sub 2/ replacement; atomic layer CVD; covalent bonding; direct tunnelling current; electrical characterisation; equivalent oxide thickness; film integration; film stability; gas-solid interactions; gaseous precursors; high dielectric constant material; high-k gate dielectric; high-k materials; mixed oxide layers; nano-laminates; physical oxide thickness; reliability; surface bonding sites; surface saturating process; thermally grown layer; uniform layers; Atomic layer deposition; Bonding; Dielectric devices; Dielectric materials; Dielectric thin films; High K dielectric materials; High-K gate dielectrics; MOS devices; Sputtering; Tunneling;
Conference_Titel :
Gate Insulator, 2001. IWGI 2001. Extended Abstracts of International Workshop on
Conference_Location :
Tokyo, Japan
Print_ISBN :
4-89114-021-6
DOI :
10.1109/IWGI.2001.967554