DocumentCode :
1936211
Title :
A novel BIST scheme for low power testing
Author :
Ye, Bo ; Li, Tian-wang
Author_Institution :
Inst. of Microelectron., Shanghai Univ. of Electr. Power, Shanghai, China
Volume :
1
fYear :
2010
fDate :
9-11 July 2010
Firstpage :
134
Lastpage :
137
Abstract :
A novel BIST structure is presented which can greatly reduce the test power dissipation without losing fault coverage. Single input change test pattern is generated by a counter and a gray encoder. The built-in test vectors are generated by the single input change patterns which are exclusive-ORed with seeds generated by the modified LFSR. All test vectors will be single input change patterns during 2m test clock period. Thus the switching activities of test vectors are greatly reduced in test mode without compromising fault coverage. The proposed structure has the advantages of low test power and low hardware overhead. Experiments conducted on ISCAS´89 benchmark circuits demonstrate that proposed scheme gives better fault coverage with a large reduction in power dissipation during testing.
Keywords :
Gray codes; automatic test pattern generation; counting circuits; encoding; logic gates; BIST; counter; exclusive OR; gray encoder; low power testing; switching activity; test pattern generation; test power dissipation; Benchmark testing; CMOS integrated circuits; Logic gates; MOS devices; Switches; build-in self test; low power; single input pattern testing; switching activity;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Science and Information Technology (ICCSIT), 2010 3rd IEEE International Conference on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4244-5537-9
Type :
conf
DOI :
10.1109/ICCSIT.2010.5563904
Filename :
5563904
Link To Document :
بازگشت