Title :
Influences of elevated extension structure on the performance of MISFETs with high-K gate dielectrics
Author :
Kamata, Yoshiki ; Ono, Mimki ; Nishiyama, Akira
Author_Institution :
Adv. LSI Technol. Lab., Toshiba Corp., Yokohama, Japan
Abstract :
Influences of the elevation of the source/drain extension on the performance of MISFETs with high-K gate dielectrics have been investigated using a device simulation. The phenomena related to high-K gate dielectrics, such as FIBL, ZIBL and FIBS, are enhanced with the extension elevation. However, the enhancement is negligible with the presence of thin low-K sidewalls. The parasitic capacitance between the gate and the source/drain extension increases with increasing extension elevation. However, it is smaller than that of the device with SiO/sub 2/ gate dielectric because distances between the gate and elevated extensions are large in case of high-K gate dielectrics. Consequently, a shorter propagation delay time of CMOS inverter (t/sub pd/) can be expected with the high-K gate dielectric and the elevated extension.
Keywords :
MISFET; capacitance; dielectric thin films; semiconductor device models; CMOS inverter; FIBL; FIBS; MISFET; ZIBL; device simulation; elevated extension structure; high-K gate dielectric; parasitic capacitance; propagation delay time; Dielectric constant; Dielectric substrates; Impurities; Intrusion detection; Laboratories; Large scale integration; Leakage current; MISFETs; Research and development; Silicon;
Conference_Titel :
Gate Insulator, 2001. IWGI 2001. Extended Abstracts of International Workshop on
Conference_Location :
Tokyo, Japan
Print_ISBN :
4-89114-021-6
DOI :
10.1109/IWGI.2001.967584