DocumentCode :
1936686
Title :
Synthesis from register-transfer level VHDL
Author :
Straus, J.
Author_Institution :
Exemplar Logic Inc., Berkeley, CA, USA
fYear :
1989
fDate :
Feb. 27 1989-March 3 1989
Firstpage :
473
Lastpage :
477
Abstract :
A description is given of the use of VHDL (VHSIC hardware description language) as a register-transfer-level input language for logic synthesis systems. The register-transfer level is used since effective synthesis algorithms exist at this level. VHDL is used since it is the only standardized hardware description language. Problems arise because VHDL is more oriented to simulation than it is to hardware description. A subset of VHDL is proposed which makes VHDL usable as an input language to synthesis tools.<>
Keywords :
logic CAD; specification languages; VHSIC hardware description language; register-transfer level VHDL; register-transfer-level input language; Application specific integrated circuits; Automatic logic units; Computer languages; Hardware design languages; Logic design; Logic programming; Signal synthesis; Space exploration; Space technology; Standardization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
COMPCON Spring '89. Thirty-Fourth IEEE Computer Society International Conference: Intellectual Leverage, Digest of Papers.
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-8186-1909-0
Type :
conf
DOI :
10.1109/CMPCON.1989.301978
Filename :
301978
Link To Document :
بازگشت