Title :
Common-mode voltage reduction with two-phase modulation in three-level PWM inverter
Author :
Kato, Toshihiko ; Inoue, Ken ; Takano, Kyoya ; Aki, Ariyasu
Author_Institution :
Dept. of Electr. Eng., Doshisha Univ., Kyotanabe, Japan
Abstract :
It is necessary for an inverter system to eliminate high-frequency leakage currents through parasitic capacitances of switches and loads to the ground from the EMC point of view. A new two-phase modulation method for reduction of common-mode voltages in a three-level three-phase PWM inverter is proposed. The principle is to eliminate the common-mode voltage simply by limiting combinations of the output phase voltage levels of the three-level inverter. A new space vector generation and deadtime correction techniques based on a new two-phase modulation method are proposed to reduce both common-mode voltages and switching losses. Then it is investigated by experiment. The proposed method is compared with the conventional methods and is validated for its effectiveness.
Keywords :
PWM invertors; leakage currents; modulation; switching convertors; voltage control; EMC; common-mode voltage reduction; deadtime correction techniques; high-frequency leakage currents; output phase voltage levels; parasitic capacitances; space vector generation; switching losses; three-level PWM inverter; three-phase PWM inverter; two-phase modulation method; Inverters;
Conference_Titel :
Energy Conversion Congress and Exposition (ECCE), 2013 IEEE
Conference_Location :
Denver, CO
DOI :
10.1109/ECCE.2013.6647426