Title :
VHDL-based simulation environment for Proteo NoC
Author :
Sigüenza-Tortosa, David ; Nurmi, Jari
Author_Institution :
IDCS, Tampere Univ. of Technol., Finland
Abstract :
The purpose of this paper is to present the work that has been carried out for the creation of a simulation environment of our network-on-chip (NoC) architecture, called "Proteo". In an intellectual property (IP) based design methodology also the interconnection structures may be treated as IPs. The Proteo project is aimed at creating a library of pre-designed communication blocks that can be selected from a component library and configured by automated tools. The network implements packet switching in a hierarchical topology. We have created a high level model of our network in VHDL, allowing mixed-abstraction level simulation of our synthesizable code for validation.
Keywords :
digital simulation; formal verification; hardware description languages; industrial property; logic CAD; packet switching; system-on-chip; Proteo NoC; VHDL-based simulation environment; component library; design methodology; hierarchical topology; intellectual property; interconnection structures; mixed-abstraction level simulation; network-on-chip architecture; packet switching; validation; Communication channels; Computer architecture; Crosstalk; Design methodology; Integrated circuit interconnections; Intellectual property; Libraries; Network synthesis; Network-on-a-chip; Software tools;
Conference_Titel :
High-Level Design Validation and Test Workshop, 2002. Seventh IEEE International
Print_ISBN :
0-7803-7655-2
DOI :
10.1109/HLDVT.2002.1224419