Title :
Design of multiple-valued linear digital circuits for highly parallel k-ary operations
Author :
Nakajima, Masami ; Kameyama, Michitaka
Author_Institution :
Dept. of Comput. & Math. Sci., Tohoku Univ., Sendai, Japan
Abstract :
To design highly parallel digital circuits such as an adder and a multiplier, it is difficult to find the optimal code assignment in the nonlinear digital system. On the other hand, the use of the linear concept in digital systems seems to be very attractive because analytical methods can be utilized. For unary operations, the design method of locally computable circuits have been discussed. In this paper, we propose a new design method of highly parallel multiple-valued linear digital circuits for k-ary operations using the concept of identification of input-output graphs by the introduction of multiplicated redundant symbols
Keywords :
adders; digital arithmetic; many-valued logics; multiplying circuits; adder; highly parallel k-ary operations; input-output graphs; locally computable circuits; multiple-valued linear digital circuits; multiplicated redundant symbols; multiplier; optimal code assignment; unary operations; Adders; Combinational circuits; Concurrent computing; Design methodology; Digital circuits; Digital systems; Linear systems; Matrix decomposition; Vectors; Very large scale integration;
Conference_Titel :
Multiple-Valued Logic, 1994. Proceedings., Twenty-Fourth International Symposium on
Conference_Location :
Boston, MA
Print_ISBN :
0-8186-5650-6
DOI :
10.1109/ISMVL.1994.302197