DocumentCode :
1938585
Title :
Evaluation and improvement of Boolean comparison method based on binary decision diagrams
Author :
Fujita, M. ; Fujisawa, H. ; Kawato, N.
Author_Institution :
Fujitsu Lab. Ltd., Kawasaki, Japan
fYear :
1988
fDate :
7-10 Nov. 1988
Firstpage :
2
Lastpage :
5
Abstract :
R.E. Bryant proposed a method to handle logic expressions (IEEE Trans. Comp., vol.25, no.8, p.667-91, 1986) which is based on binary decision diagrams (BDD) with restriction; variable ordering ix fixed throughout a diagram. The method is more efficient than other methods proposed so far and depends heavily on variable ordering. A simple but powerful algorithm for variable ordering is developed. The algorithm tries to find a variable ordering which minimizes the number of crosspoints of nets when the circuit diagram is drawn. This is applied to the Boolean comparison of ISCAS benchmark circuits for test pattern generation. The results show that binary decision diagrams (BDD) with the proposed ordering method can verify almost all benchmark circuits in less than several central processor unit (CPU) minutes, which is one hundred times (or more) faster than times reported in the literature. Some techniques for circuit evaluation ordering are also mentioned.<>
Keywords :
logic CAD; logic testing; Boolean comparison method; ISCAS benchmark circuits; benchmark circuits; binary decision diagrams; circuit diagram; circuit evaluation ordering; number of crosspoints; test pattern generation; variable ordering; Benchmark testing; Binary decision diagrams; Boolean functions; Central Processing Unit; Circuits; Data structures; Input variables; Laboratories; Logic; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1988. ICCAD-88. Digest of Technical Papers., IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-0869-2
Type :
conf
DOI :
10.1109/ICCAD.1988.122450
Filename :
122450
Link To Document :
بازگشت