DocumentCode
1938751
Title
Automatic synthesis of a multi-bus architecture for DSP
Author
Haroun, B.S. ; Elmasry, M.I.
Author_Institution
Dept. of Electr. Eng., Waterloo Univ., Ont., Canada
fYear
1988
fDate
7-10 Nov. 1988
Firstpage
44
Lastpage
47
Abstract
An architectural synthesis methodology for a multibus multifunctional unit processor is presented. It is implemented as part of a design aid tool called SPAID. The input to SPAID is a DSP flow graph algorithm description with the required throughput and latency. The synthesized processor is a self-timed element externally, while it is internally synchronous and suitable for a systolic multiprocessor implementation for large DSP applications. For a benchmark elliptic filter algorithm SPAID synthesizes architectures with a linear topology that use fewer interconnects and multiplexers than other systems synthesizing random-topology architectures for the same throughput.<>
Keywords
circuit CAD; digital signal processing chips; wave digital filters; DSP flow graph algorithm; SPAID; architectural synthesis methodology; design aid tool; elliptic filter algorithm; latency; linear topology; multi-bus architecture; multibus multifunctional unit processor; random-topology architectures; systolic multiprocessor implementation; throughput; Delay estimation; Digital signal processing; Flow graphs; Multiplexing; Nonlinear filters; Registers; Space exploration; Throughput; Topology; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
Computer-Aided Design, 1988. ICCAD-88. Digest of Technical Papers., IEEE International Conference on
Conference_Location
Santa Clara, CA, USA
Print_ISBN
0-8186-0869-2
Type
conf
DOI
10.1109/ICCAD.1988.122459
Filename
122459
Link To Document