DocumentCode :
1939105
Title :
A network on chip architecture and design methodology
Author :
Kumar, Shashi ; Jantsch, Axel ; Soininen, Juha-Pekka ; Forsell, Martti ; Millberg, Mikael ; Öberg, Johny ; Tiensyrjä, Kari ; Hemani, Ahmed
Author_Institution :
Lab. of Electron. & Comput. Syst., R. Inst. of Technol., Stockholm, Sweden
fYear :
2002
fDate :
2002
Firstpage :
105
Lastpage :
112
Abstract :
We propose a packet switched platform for single chip systems which scales well to an arbitrary number of processor like resources. The platform, which we call Network-on-Chip (NOC), includes both the architecture and the design methodology. The NOC architecture is a m×n mesh of switches and resources are placed on the slots formed by the switches. We assume a direct layout of the 2-D mesh of switches and resources providing physical- and architectural-level design integration. Each switch is connected to one resource and four neighboring switches, and each resource is connected to one switch. A resource can be a processor core, memory, an FPGA, a custom hardware block or any other intellectual property (IP) block, which fits into the available slot and complies with the interface of the NOC. The NOC architecture essentially is the onchip communication infrastructure comprising the physical layer, the data link layer and the network layer of the OSI protocol stack. We define the concept of a region, which occupies an area of any number of resources and switches. This concept allows the NOC to accommodate large resources such as large memory banks, FPGA areas, or special purpose computation resources such as high performance multi-processors. The NOC design methodology consists of two phases. In the first phase a concrete architecture is derived from the general NOC template. The concrete architecture defines the number of switches and shape of the network, the kind and shape of regions and the number and kind of resources. The second phase maps the application onto the concrete architecture to form a concrete product
Keywords :
application specific integrated circuits; integrated circuit design; multiprocessor interconnection networks; parallel architectures; resource allocation; FPGA; OSI protocol stack; architectural level design integration; custom hardware block; data link layer; design methodology; direct 2-D mesh switch layout; high performance multi-processors; intellectual property block; memory; mesh interconnection topology; network layer; network on chip architecture; packet switched platform; physical layer; processor core; processor like resources; single chip systems; Communication switching; Computer architecture; Concrete; Design methodology; Field programmable gate arrays; Hardware; Network-on-a-chip; Packet switching; Shape; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2002. Proceedings. IEEE Computer Society Annual Symposium on
Conference_Location :
Pittsburgh, PA
Print_ISBN :
0-7695-1486-3
Type :
conf
DOI :
10.1109/ISVLSI.2002.1016885
Filename :
1016885
Link To Document :
بازگشت