Title :
Improving structural FSM traversal by constraint-satisfying logic simulation
Author :
Wedler, Markus ; Stoffel, Dominik ; Kunz, Wolfgang
Author_Institution :
Dept. of Electr. Eng. & Inf. Technol., Kaiserslautern Univ., Germany
Abstract :
We increase the reasoning power of the Record & Play algorithm for structural FSM traversal (Stoffel and Kunz, 1997), by incorporating a constraint-satisfying simulation technique. Combinational verification tools often use simulation to identify candidates for internally equivalent functions. This can significantly reduce the computational costs of proving the equivalence of two circuits. The key idea to improve Record & Play is to perform a random simulation in every time frame that satisfies stored equivalences and constants which are needed to represent the state set. Our experimental results show the benefit of the proposed approach
Keywords :
binary decision diagrams; constraint handling; equivalence classes; finite state machines; formal verification; logic simulation; sequential circuits; Record Play algorithm; binary decision diagrams; combinational verification tools; computational costs; constraint-satisfying logic simulation; electronic design automation; gate netlists; internally equivalent functions; random simulation; reasoning power; sequential equivalence checking; state set; structural FSM traversal improvement; Binary decision diagrams; Boolean functions; Circuit simulation; Combinational circuits; Computational efficiency; Computational modeling; Data structures; Electronic design automation and methodology; Formal verification; Logic;
Conference_Titel :
VLSI, 2002. Proceedings. IEEE Computer Society Annual Symposium on
Conference_Location :
Pittsburgh, PA
Print_ISBN :
0-7695-1486-3
DOI :
10.1109/ISVLSI.2002.1016889