DocumentCode :
1943244
Title :
Optimal clock period for synthesized data paths
Author :
Naseer, A.R. ; Balakrishnan, M. ; Kumar, Anshul
Author_Institution :
Dept. of Comput. Sci. & Eng., Indian Inst. of Technol., New Delhi, India
fYear :
1997
fDate :
4-7 Jan 1997
Firstpage :
134
Lastpage :
139
Abstract :
For technologies with significant interconnection delays, optimal clock period selection before/during high-level synthesis is not practical. In our approach, we start with a synthesized RTL data path structure, perform place and route and back-annotate the interconnection delays. A set of potentially optimal clock periods are chosen by evaluating `critical´ paths to minimize the dead time associated with operations. Finally, the controller costs at these clock periods along with the execution times decide the optimal clock period. Extensive experimental results on data paths synthesized from high-level synthesis benchmarks establish both the utility as well as the efficiency of our approach
Keywords :
VLSI; circuit CAD; delays; digital integrated circuits; logic CAD; timing; RTL data path structure; back-annotation; controller costs; execution times; interconnection delays; optimal clock period; synthesized data paths; Clocks; Computer science; Costs; Delay estimation; High level synthesis; Optimal control; Processor scheduling; Resource management; Size control; Synthesizers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1997. Proceedings., Tenth International Conference on
Conference_Location :
Hyderabad
ISSN :
1063-9667
Print_ISBN :
0-8186-7755-4
Type :
conf
DOI :
10.1109/ICVD.1997.568065
Filename :
568065
Link To Document :
بازگشت