DocumentCode
1944797
Title
MOS-Degradation in Input and Output Stages of VLSI-CMOS-Circuits Due to Electrostatic Discharge
Author
Guggenmos, X.
Author_Institution
Siemens AG, Corporate Research and Development, Microelectronics, Otto-Hahn-Ring 6, D-8000 Munchen 83, F.R.G.
fYear
1988
fDate
13-16 Sept. 1988
Abstract
MOS transistors have been used as sensors to study non-catastrophic effects of electrostatic discharges in input stages with protection circuits as well as output stages of VLSI circuits. Stress voltages far below the destructive level were found to cause both, severe threshold voltage shifts and transconductance degradation. As a result a reduction in circuit reliability is observed. To prevent degradation, selected and improved ESD protection circuits have to be used. It will be shown that the standard criteriuim for ESD-hardness needs to be extended in order to account for these requirements.
Keywords
Biological system modeling; Circuit testing; Degradation; Electrostatic discharge; Inverters; Protection; Semiconductor device modeling; Stress; Threshold voltage; Transconductance;
fLanguage
English
Publisher
ieee
Conference_Titel
Solid State Device Research Conference, 1988. ESSDERC '88. 18th European
Conference_Location
Montpellier, France
Print_ISBN
2868830994
Type
conf
Filename
5436917
Link To Document