Title :
FPGA implementation of BP-DF-MPIC detectors for DS-CDMA systems in frequency selective channels
Author :
Dahmane, Adel Omar ; Mejri, Lotfi ; Beguenane, Rachid
Author_Institution :
ECE Dept., Univ. du Quebec a Trois-Rivieres, Trois-Rivieres, QC, Canada
fDate :
June 28 2009-July 1 2009
Abstract :
Multistage parallel interference cancellation (MPIC) based detectors allow to mitigate multiple access interference and intersymbol interference in direct-sequence code division multiple access (DS-CDMA) systems. Better performance is obtained when decision feedback (DF) is employed. Although MPIC and DF-MPIC have the same arithmetic complexity, DF-MPIC needs much more FPGA resources when compared to MPIC without decision feedback. Block parallel DF-MPIC (BP-DF-MPIC) had been proposed in frequency nonselective channels allowing better tradeoff between performance and FPGA area occupancy. In this paper, FPGA implementation of BP-DF-MPIC in frequency selective (FS) channels is proposed. To reach a bit error rate of 10-2, BP-DF-MPIC shows a 4 dB improvement over the MPIC without decision feedback with only 18.3% increase in FPGA resources compared to 77.5% for DF-MPIC.
Keywords :
arithmetic; code division multiple access; error statistics; field programmable gate arrays; intersymbol interference; FPGA implementation; arithmetic complexity; bit error rate; decision feedback; direct-sequence code division multiple access system; frequency selective channel; intersymbol interference; multiple access interference; multistage parallel interference cancellation; Arithmetic; Bit error rate; Detectors; Feedback; Field programmable gate arrays; Frequency; Interference cancellation; Intersymbol interference; Multiaccess communication; Multiple access interference;
Conference_Titel :
Circuits and Systems and TAISA Conference, 2009. NEWCAS-TAISA '09. Joint IEEE North-East Workshop on
Conference_Location :
Toulouse
Print_ISBN :
978-1-4244-4573-8
Electronic_ISBN :
978-1-4244-4574-5
DOI :
10.1109/NEWCAS.2009.5290409