DocumentCode :
1945559
Title :
An FPGA acceleration of a level set segmentation method
Author :
Tsuyama, Haruhisa ; Maruyama, Tsutomu
Author_Institution :
Syst. & Inf. Eng., Univ. of Tsukuba, Tsukuba, Japan
fYear :
2012
fDate :
29-31 Aug. 2012
Firstpage :
414
Lastpage :
420
Abstract :
Image segmentation is one of the most important tasks in the image processing. The level set method is a powerful algorithm for the segmentation. In the level set method, a three-dimensional auxiliary function is used for detecting objects of various shapes. Its computational complexity is, however, very high, and many techniques have been proposed to reduce the computational complexity. In this paper, we describe a new algorithm for the level set method and its FPGA implementation. This algorithm is (1) designed so as to allow deep pipelining on hardware systems, and (2) able to detect all objects in the image, which is difficult for previous level set algorithms. We have implemented the algorithm on Xilinx XC4VLX160, and its performance is about 700 fps for 640 × 480 pixel images.
Keywords :
computational complexity; field programmable gate arrays; image segmentation; set theory; FPGA acceleration; Xilinx XC4VLX160; computational complexity; image processing; image segmentation; level set segmentation method; object detection; pixel images; three-dimensional auxiliary function; Abstracts;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2012 22nd International Conference on
Conference_Location :
Oslo
Print_ISBN :
978-1-4673-2257-7
Electronic_ISBN :
978-1-4673-2255-3
Type :
conf
DOI :
10.1109/FPL.2012.6339138
Filename :
6339138
Link To Document :
بازگشت