Title :
Implementation of multi-layer leaky integrator networks on a cellular processor array
Author :
Barr, David R W ; Dudek, Piotr ; Chambers, Jonathan M. ; Gurney, Kevin
Author_Institution :
Manchester Univ., Manchester
Abstract :
We present an application of a massively parallel processor array VLSI circuit to the implementation of neural networks in complex architectural arrangements. The work was motivated by existing biologically plausible models of a set of sub-cortical nuclei -the basal ganglia. The model includes 5 layers, each consisting of 16384 leaky integrator neurons, with inter-layer synaptic weights forming various one-to-one and diffuse connectivity patterns. The architecture of the SIMD processor array allows all the neurons per layer to be updated simultaneously. The performance of the processor array chip in simulating the model is compared with the original model being executed on a computer workstation. It is demonstrated that in this application the chip outperforms the workstation by five orders of magnitude in terms of computational performance and seven orders of magnitude in terms of energy efficiency, providing a high-speed, low-power, compact hardware platform for possible embedded robotic applications.
Keywords :
VLSI; cellular arrays; cellular neural nets; parallel processing; SIMD processor array; VLSI circuit; cellular processor array; complex architectural arrangements; computer workstation; embedded robotic applications; multilayer leaky integrator networks; neural networks; parallel processor array VLSI circuit; Application software; Basal ganglia; Biological system modeling; Cellular networks; Circuits; Computer architecture; Neural networks; Neurons; Very large scale integration; Workstations;
Conference_Titel :
Neural Networks, 2007. IJCNN 2007. International Joint Conference on
Conference_Location :
Orlando, FL
Print_ISBN :
978-1-4244-1379-9
Electronic_ISBN :
1098-7576
DOI :
10.1109/IJCNN.2007.4371190