Title :
A parallel architecture for video compression
Author :
Bhattacharjee, S. ; Das, S. ; Saha, D. ; Chowdhury, D. Roy ; Chaudhuri, P. Pal
Author_Institution :
Dept. of Comput. Sci. & Eng., Indian Inst. of Technol., Kharagpur, India
Abstract :
This paper reports a parallel algorithm for compression/decompression of video data files. The algorithm can be easily implemented on a parallel pipelined architecture that can support on-line compression/decompression. The hardware implementing the architecture achieves a throughput of 30 frames per second with frame size of 352×272 pixels
Keywords :
data compression; parallel architectures; pipeline processing; video coding; 272 pixel; 352 pixel; 95744 pixel; decompression; frame size; on-line compression/decompression; parallel architecture; pipelined architecture; throughput; video compression; video data files; Data compression; Decoding; Hardware; Image sequences; Layout; Parallel architectures; Throughput; Transform coding; Very large scale integration; Video compression;
Conference_Titel :
VLSI Design, 1997. Proceedings., Tenth International Conference on
Conference_Location :
Hyderabad
Print_ISBN :
0-8186-7755-4
DOI :
10.1109/ICVD.1997.568084