DocumentCode :
1946327
Title :
Package substrate built-in three-dimensional distributed matching circuit for high-speed SerDes applications
Author :
Oikawa, Ryuichi
Author_Institution :
NEC Electron. Corp., Kawasaki
fYear :
2008
fDate :
27-30 May 2008
Firstpage :
676
Lastpage :
682
Abstract :
This paper proposes a new method to resolve the on-die capacitance issue of the high-seed SerDes (serializer-deserializer). This issue can be resolved by incorporating a three-dimensionally controlled distributed impedance matching circuit into the package substrate. The distributed matching circuit has been applied to the 6.25 Gbps SerDes device by using a conventional build-up substrate as a package substrate. As a result, the return loss showed a ~6 dB (~200%) improvement as well as showing a better signal waveform than standard 50 Ohm package design. Because this method does not require any additional manufacturing technology other than conventional build-up substrate, the cost of high speed (Gbps) communication devices can be reduced and also extend conventional technology to the even higher speed devices.
Keywords :
impedance matching; bit rate 6.25 Gbit/s; high-speed SerDes applications; package substrate built-in three-dimensional distributed matching circuit; serializer-deserializer; signal waveform; Circuit synthesis; Costs; Design methodology; Electromagnetic scattering; Impedance; Manufacturing; Packaging; Parasitic capacitance; Transmission line discontinuities; Transmission line theory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 2008. ECTC 2008. 58th
Conference_Location :
Lake Buena Vista, FL
ISSN :
0569-5503
Print_ISBN :
978-1-4244-2230-2
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2008.4550045
Filename :
4550045
Link To Document :
بازگشت