DocumentCode :
1946397
Title :
Design of adaptive MC-CDMA receiver using low power parallel-pipelined FFT architecture
Author :
Senthil, Sivakumar M. ; Arockia, Jayadhas S. ; Arputharaj, T. ; Banupriya, M.
Author_Institution :
Sch. of Electron. & Telecommun. Eng., St Joseph Univ. in Tanzania, Dar es Salaam, Tanzania
fYear :
2013
fDate :
13-17 July 2013
Firstpage :
29
Lastpage :
33
Abstract :
A design of multicarrier code division multiple access (MC-CDMA) receiver is proposed in this paper with novel low power parallel-pipelined FFT. The receiver is constructed based on number of sub-carrier systems which include two FFT blocks for demodulation, combiners for dispreading and equalizing the FFT outputs to recover the transmitted signals, and Viterbi decoder. The FFT architecture is constructed based on parallel-pipelined technique which includes different combination of hybrid low power techniques such as parallel-pipelined architectures, multiplier-less units which replace the complex multipliers in FFTs, low-power commutators based on an advanced interconnection, and low power butterfly architecture. Clock gating is extensively used in combiner to reduce power consumption by disabling the clock for the inactive circuits in FFT architecture. Viterbi decoder is implemented using trace back technique. It reduces the total power consumption to a considerable amount. By utilizing all the above techniques the design of proposed MC-CDMA receiver is implemented with Verilog HDL and synthesized in Cadence design tool using TSMC 0.18μm technology file. The result shows the overall power reduction about 48%, area reduction 23%.
Keywords :
Viterbi decoding; code division multiple access; commutators; demodulation; fast Fourier transforms; hardware description languages; modulation coding; parallel architectures; pipeline processing; power aware computing; radio receivers; telecommunication computing; TSMC technology file; Verilog HDL; Verilog hardware description language; Viterbi decoder; adaptive MC-CDMA receiver design; cadence design tool; clock gating combiner; low power butterfly architecture; low power parallel-pipelined FFT architecture; multicarrier code division multiple access design; power consumption reduction; subcarrier system demodulation; trace back technique; transmitted signal recovery; Computer architecture; Decoding; Multicarrier code division multiple access; OFDM; Power demand; Receivers; Viterbi algorithm; Butterfly architecture; Canonic Signed Digit (CSD); Commutator; FFT; MC-CDMA; Parallel-Pipelined;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Science, Computing and Telecommunications (PACT), 2013 Pan African International Conference on
Conference_Location :
Lusaka
Type :
conf
DOI :
10.1109/SCAT.2013.7055085
Filename :
7055085
Link To Document :
بازگشت