DocumentCode :
1946615
Title :
Area minimization for library-free synthesis
Author :
Pullerits, Matthew ; Kabbani, Adnan
Author_Institution :
Dept. of Elec. & Comp. Eng., Ryerson Univ., Toronto, ON, Canada
fYear :
2009
fDate :
June 28 2009-July 1 2009
Firstpage :
1
Lastpage :
4
Abstract :
Current standard cell libraries are not well equipped to take full advantage of advances in deep submicron technology by implementing functions as complex gates. In a technology process capable of supporting five serial MOS devices, 425,803 unique complex gates may be created-clearly much higher than what is currently available in today´s cell libraries. A richer cell library allows the technology mapper more freedom to better select matches to reduce area, delay and power consumption. This paper proposes a novel algorithm for mapping an input netlist to a library of virtual cells to select an architecture which minimizes the design area. Simulation results show an average of 64.93% reduction in transistor count, 51.72% reduction in circuit area at the cost of 5.72% increase in delay by applying this algorithm to standard benchmark circuits compared to results obtained from Synopsys Design Compiler with high map effort for delay minimization.
Keywords :
VLSI; integrated circuit design; integrated logic circuits; VLSI; benchmark circuits; cell library; design area minimization; library-free synthesis; technology mapping algorithms; Algorithm design and analysis; Circuit synthesis; Delay; Energy consumption; Equations; Libraries; Logic gates; MOS devices; MOSFETs; Minimization; Area Minimization; Computer Aided Design; Logical Effort; Synthesis; VLSI;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems and TAISA Conference, 2009. NEWCAS-TAISA '09. Joint IEEE North-East Workshop on
Conference_Location :
Toulouse
Print_ISBN :
978-1-4244-4573-8
Electronic_ISBN :
978-1-4244-4574-5
Type :
conf
DOI :
10.1109/NEWCAS.2009.5290465
Filename :
5290465
Link To Document :
بازگشت