DocumentCode :
1946686
Title :
An effective embedded test & diagnosis solution for external memories
Author :
Harutyunyan, G. ; Zorian, Y.
Author_Institution :
Synopsys, USA
fYear :
2015
fDate :
6-8 July 2015
Firstpage :
168
Lastpage :
170
Abstract :
From a structural viewpoint, an external memory linked to a system-on-chip (SoC) via high speed I/Os is typically composed of one or more memory dies/chips that interact with SoC using high bandwidth. Though testing an external memory and its high speed interconnects has always been a challenge, nevertheless this challenge became more critical with the increased use of high density packages, such as 2.5D or 3D. Not only fault detection but also fault diagnosis is important for fault type and fault location identification in external memories. In this paper an effective embedded test and diagnosis solution for external memory array and interconnects is proposed. The paper presents a new taxonomy for fault classification and new fault detection and diagnosis algorithm identifying external memory fault types and their locations. Finally it describes a built-in self- test (BIST) implementation which was successfully applied to DDR4 SDRAM.
Keywords :
DRAM chips; built-in self test; fault diagnosis; system-on-chip; SDRAM; built-in self-test; embedded test and diagnosis solution; external memories; fault classification; fault detection; fault diagnosis; fault location identification; fault type; high speed interconnects; system-on-chip; Built-in self-test; Decision support systems; Reliability; Substrates; Three-dimensional displays; Through-silicon vias; March test; diagnosis; external memory; fault; interconnect;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium (IOLTS), 2015 IEEE 21st International
Conference_Location :
Halkidiki
Type :
conf
DOI :
10.1109/IOLTS.2015.7229852
Filename :
7229852
Link To Document :
بازگشت