DocumentCode :
1946867
Title :
Design of a low power 10-bit cyclic D/A converter with a Johnson counter and a capacitor swapping technique
Author :
Kim, Hyosang ; Kim, Seunghoon ; Kwon, Hyukbin ; Moon, Junho ; Song, Minkyu
Author_Institution :
Dept. of Semicond. Sci., Dongguk Univ., Seoul, South Korea
fYear :
2009
fDate :
June 28 2009-July 1 2009
Firstpage :
1
Lastpage :
4
Abstract :
A cyclic 10-bit D/A converter based on a Johnson counter and a capacitor swapping technique is described. To reduce capacitor mismatching errors, two capacitors are alternately swapped according to input data. Further, a half differential architecture to reduce offset errors and a Johnson counter to improve the digital logic performance are proposed. With a 0.35 mum Samsung CMOS technology, the measured SFDR is about 65 dB, when the input frequency is 1 MHz at a clock frequency of 2 MHz. The power consumption is only 310 muW at 3.3 V power supply. The measured INL and DNL are within plusmn0.7 LSB and plusmn0.75 LSB, respectively.
Keywords :
CMOS logic circuits; capacitors; clocks; counting circuits; digital-analogue conversion; low-power electronics; Johnson counter; Samsung CMOS technology; capacitor mismatching errors; capacitor swapping; clock frequency; digital logic; frequency 1 MHz; frequency 2 MHz; low power cyclic D/A converter; power 310 muW; size 0.35 mum; voltage 3.3 V; CMOS process; CMOS technology; Capacitance; Capacitors; Clocks; Counting circuits; Energy consumption; Frequency; Operational amplifiers; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems and TAISA Conference, 2009. NEWCAS-TAISA '09. Joint IEEE North-East Workshop on
Conference_Location :
Toulouse
Print_ISBN :
978-1-4244-4573-8
Electronic_ISBN :
978-1-4244-4574-5
Type :
conf
DOI :
10.1109/NEWCAS.2009.5290476
Filename :
5290476
Link To Document :
بازگشت