DocumentCode
1946972
Title
Robust hermetic wafer level thin-film encapsulation technology for stacked MEMS / IC package
Author
Shimooka, Y. ; Inoue, M. ; Endo, M. ; Obata, S. ; Kojima, A. ; Miyagi, T. ; Sugizaki, Y. ; Mori, I. ; Shibata, H.
Author_Institution
Center for Semicond. R&D, Semicond. Co., Yokohama
fYear
2008
fDate
27-30 May 2008
Firstpage
824
Lastpage
828
Abstract
This paper reports a thin-film encapsulation technology for wafer level micro-electro-mechanical systems (MEMS) package, using poly-benzo-oxazole (PBO) sacrificial material and plasma enhanced chemical vapor deposited silicon oxide (PECVD SiO) cap layer. This technique, which is applicable for MEMS technologies, saves die size and enables conventional package processes such as dicing, picking, mounting and bonding. Besides the fabrication processes of the thin-film encapsulation, this paper also presents the results of finite element models (FEMs) for the deflection and the mechanical stress of the thin-film caps. Moreover, in order to mount a MEMS chip with the thin- film capsulations and another integrated circuit (IC) chip that controls a MEMS chip in the same package, we have also developed an epoxy reinforcement technique for protecting the thin-film encapsulations and a topography wafer thinning technique for the MEMS chip. And then the system in package (SiP) for the MEMS and IC chips is fabricated successfully based on the mechanical analysis of the SiP process.
Keywords
chemical vapour deposition; encapsulation; finite element analysis; micromechanical devices; semiconductor thin films; system-in-package; wafer level packaging; IC package; MEMS chip; MEMS package; epoxy reinforcement; fabrication process; finite element model; hermetic wafer level thin-film encapsulation technology; integrated circuit chip; mechanical analysis; mechanical stress; plasma enhanced chemical vapor deposited silicon oxide; polybenzo-oxazole sacrificial material; system in package; thin-film cap; topography wafer thinning; wafer level microelectromechanical system; Chemical technology; Encapsulation; Integrated circuit packaging; Micromechanical devices; Robustness; Semiconductor thin films; Sputtering; Thin film circuits; Transistors; Wafer scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
Electronic Components and Technology Conference, 2008. ECTC 2008. 58th
Conference_Location
Lake Buena Vista, FL
ISSN
0569-5503
Print_ISBN
978-1-4244-2230-2
Electronic_ISBN
0569-5503
Type
conf
DOI
10.1109/ECTC.2008.4550071
Filename
4550071
Link To Document