DocumentCode :
1946988
Title :
Active terminated differential current-mode receiver for chip-to-chip communication
Author :
Mandal, Pradip ; Pati, Sailesh ; Vijaya Sankara Rao, P.
Author_Institution :
Dept of Electron. & Electr. Commun. Eng., Indian Inst. of Technol., Kharagpur, India
fYear :
2009
fDate :
June 28 2009-July 1 2009
Firstpage :
1
Lastpage :
4
Abstract :
In this work we propose an active termination scheme at the receiver-end for high-speed current-mode differential signaling. This scheme eliminates the need of any dedicated passive terminator avoiding signal reflection. Elimination of the terminator helps to reduce the transmitted signal level without effecting signal detect-ability of the receiver and also removes the thermal noise of the passive terminator. Reduction of the signal level reduces power consumption in transmitter/receiver(Tx/Rx) circuits. Removal of thermal noise improves the bit-error-rate(BER) of the link. A fully differential current-mode, high speed transmitter/receiver(Tx/Rx) pair suitable for the active termination scheme has been designed. The transmitter is realized by differential current-mode logic(CML) driver. The differential current-mode receiver is realized by cross-coupled common-gate topology. Small signal input impedance of the current-mode receiver matches with characteristic impedance of the backplane. The transmitter and receiver circuits are implemented in 1.8-V, 0.18-mum Digital CMOS technology of fT 27-GHz. Post layout performance shows that the designed high speed serial-link works up-to 6-Gb/s speed for the targeted bit-error-rate(BER) of 10-12, while transmitting the data over FR4 PCB trace of length 7.5-inch. The power consumed in the transmitter and receiver circuits is only 9.18-mW at 6-Gb/s data rate.
Keywords :
integrated circuit interconnections; logic circuits; network topology; thermal noise; active terminated differential current-mode receiver; active termination scheme; bit-error-rate; characteristic impedance; chip-to-chip communication; cross-coupled common-gate topology; differential current-mode logic driver; high speed transmitter-receiver pair; high-speed current-mode differential signaling; passive terminator; signal reflection; small signal input impedance; thermal noise; transmitted signal level; transmitter-receiver circuits; Acoustic reflection; CMOS technology; Circuit noise; Driver circuits; Energy consumption; Impedance; Noise level; Noise reduction; Signal detection; Transmitters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems and TAISA Conference, 2009. NEWCAS-TAISA '09. Joint IEEE North-East Workshop on
Conference_Location :
Toulouse
Print_ISBN :
978-1-4244-4573-8
Electronic_ISBN :
978-1-4244-4574-5
Type :
conf
DOI :
10.1109/NEWCAS.2009.5290481
Filename :
5290481
Link To Document :
بازگشت