DocumentCode :
1947056
Title :
Silicon interposer with TSVs (Through Silicon Vias) and fine multilayer wiring
Author :
Sunohara, Masahiro ; Tokunaga, Takayuki ; Kurihara, Takashi ; Higashi, Mitsutoshi
Author_Institution :
Technol. & Applic. Dev. Dept., Shinko Electr. Ind. Co., Ltd., Nagano
fYear :
2008
fDate :
27-30 May 2008
Firstpage :
847
Lastpage :
852
Abstract :
In order to achieve high density and high performance package, through silicon vias (TSVs) technology has been desired. Our purpose is the development of silicon interposer which has TSVs and fine multilayer Cu wiring on both side. Since silicon substrate has a quite flat and smooth surface, it can be expected to form fine wiring such as global layer of device. Furthermore, silicon interposer can be expected to show high reliability of bump connection for the reason of the same coefficient of thermal expansion (CTE) with silicon devices. In this paper, elemental technologies such as interconnection of TSV, fabrication of fine wiring, and evaluation of interlayer dielectric are reported. Finally, the application of silicon interposer such as silicon module and inorganic-organic hybrid substrate, are described. As further evolution systems, a substrate with micro channel and substrate less package are proposed.
Keywords :
copper; elemental semiconductors; integrated circuit interconnections; modules; silicon; Si; fine multilayer wiring; inorganic-organic hybrid substrate; interconnection; interlayer dielectric; silicon interposer; silicon module; thermal expansion coefficient; through silicon vias technology; Nonhomogeneous media; Silicon; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 2008. ECTC 2008. 58th
Conference_Location :
Lake Buena Vista, FL
ISSN :
0569-5503
Print_ISBN :
978-1-4244-2230-2
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2008.4550075
Filename :
4550075
Link To Document :
بازگشت