Title :
System level interconnect power modeling
Author :
Zhang, Yan ; Chen, Rita Yu ; Ye, Wu ; Irwin, Mary Jane
Author_Institution :
Dept. of Comput. Sci. & Eng., Pennsylvania State Univ., University Park, PA, USA
Abstract :
While power consumption of interconnects has become an important issue as technology scales, very few papers on power modeling of interconnects are available in the literature. This paper presents an architectural level interconnect power modeling method and applies it to a commercial chip that integrates a 16-bit DSP and a 32-bit RISC microcontroller. This power modeling method is applicable to any architecture if an architectural level description is provided. An architectural level simulator based on the commercial chip has been enhanced to generate the activity parameters for several signal processing benchmarks and some simple synthetic benchmarks at different technology feature sizes. The power measurements for all six global buses of the chip are reported
Keywords :
circuit CAD; circuit simulation; digital signal processing chips; integrated circuit design; integrated circuit interconnections; integrated circuit modelling; microcontrollers; reduced instruction set computing; 16 bit; 32 bit; DSP; RISC microcontroller; activity parameters; architectural level modeling; feature sizes; global buses; power consumption; power modeling; signal processing benchmarks; synthetic benchmarks; system level interconnect; Digital signal processing chips; Energy consumption; Microcontrollers; Paper technology; Power measurement; Power system interconnection; Power system modeling; Reduced instruction set computing; Signal generators; Signal processing;
Conference_Titel :
ASIC Conference 1998. Proceedings. Eleventh Annual IEEE International
Conference_Location :
Rochester, NY
Print_ISBN :
0-7803-4980-6
DOI :
10.1109/ASIC.1998.723009