Title :
Early performance estimation of image compression methods on soft processors
Author :
Powell, Adam ; Bouganis, Christos-S ; Cheung, Peter Y K
Author_Institution :
Dept. of Electron. & Electr. Eng., Imperial Coll. London, London, UK
Abstract :
This paper presents a power and execution time estimation framework for an FPGA-based soft processor when considering the implementation of image compression techniques. Using the proposed framework, a quick power consumption and execution time estimate can be obtained early in the design phase allowing system designers to estimate these performance metrics without the need of implementing the algorithm or generating all possible soft processor architectures. This estimate is performed using both high-level algorithm parameters and soft processor architecture parameters. For system designers this can result in fast design space exploration. The model can predict the execution time of an algorithm with an average of 139% less relative error than predictions using only architecture parameters with the same framework.
Keywords :
field programmable gate arrays; image coding; microprocessor chips; FPGA-based soft processor architectures; early performance estimation; fast design space exploration; high-level algorithm parameters; image compression methods; power consumption; Algorithm design and analysis; Estimation; Field programmable gate arrays; Image coding; Power demand; Prediction algorithms; Program processors;
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2012 22nd International Conference on
Conference_Location :
Oslo
Print_ISBN :
978-1-4673-2257-7
Electronic_ISBN :
978-1-4673-2255-3
DOI :
10.1109/FPL.2012.6339213