DocumentCode :
1947387
Title :
A new methodology for the design of asynchronous digital circuits
Author :
Nanda, E. ; Desai, S.K. ; Roy, S.K.
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol., Kanpur, India
fYear :
1997
fDate :
4-7 Jan 1997
Firstpage :
342
Lastpage :
347
Abstract :
This paper discusses a new design methodology for asynchronous digital circuits. The methodology is based on an event driven scheme and follows the double-rail logic handshake protocol. A new logic gate, called the Universal Gate, is designed; this is the basic building block of the methodology. It is shown that the methodology, is completely delay insensitive. As an example, the Shift Multiplier is implemented
Keywords :
Boolean functions; asynchronous circuits; combinational circuits; digital integrated circuits; integrated logic circuits; logic design; logic gates; protocols; asynchronous digital circuits; delay insensitive design; design methodology; double-rail logic handshake protocol; event driven scheme; logic gate; shift multiplier implementation; universal gate; Asynchronous circuits; Clocks; Design methodology; Digital circuits; Logic design; Logic devices; Logic gates; Protocols; Throughput; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1997. Proceedings., Tenth International Conference on
Conference_Location :
Hyderabad
ISSN :
1063-9667
Print_ISBN :
0-8186-7755-4
Type :
conf
DOI :
10.1109/ICVD.1997.568101
Filename :
568101
Link To Document :
بازگشت