DocumentCode :
1948051
Title :
Using DSP block pre-adders in pipeline SDF FFT implementations in contemporary FPGAs
Author :
Ingemarsson, Carl ; Källström, Petter ; Gustafsson, Oscar
Author_Institution :
Dept. of Electr. Eng., Linkoping Univ., Linköping, Sweden
fYear :
2012
fDate :
29-31 Aug. 2012
Firstpage :
71
Lastpage :
74
Abstract :
Many contemporary FPGAs have introduced a pre-adder before the hard multipliers, primarily aimed at linear-phase FIR filters. In this work, structural modifications are proposed with the aim of reducing the LUT resource utilization and, finally, using the pre-adder for implementing single path delay feedback pipeline FFTs. The results show that two thirds of the LUT resources can be saved when the pre-adder has bypass functionality, as in the Xilinx 6 and 7 series, compared to a direct mapping.
Keywords :
FIR filters; adders; fast Fourier transforms; field programmable gate arrays; DSP block preadders; LUT resource utilization; Xilinx 6; contemporary FPGA; direct mapping; linear-phase FIR filters; pipeline SDF FFT implementations; single path delay feedback pipeline FFT; Adders; Digital signal processing; Field programmable gate arrays; Multiplexing; Pipelines; Shift registers; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2012 22nd International Conference on
Conference_Location :
Oslo
Print_ISBN :
978-1-4673-2257-7
Electronic_ISBN :
978-1-4673-2255-3
Type :
conf
DOI :
10.1109/FPL.2012.6339243
Filename :
6339243
Link To Document :
بازگشت