Title :
Efficient DVB-T2 decoding accelerator design by time-multiplexing FPGA resources
Author :
Feilen, Michael ; Ihmig, Matthias ; Schwarzbauer, Christian ; Stechele, Walter
Author_Institution :
Lehrstuhl fur Integrierte Syst., Tech. Univ. Munchen, München, Germany
Abstract :
Demodulation and decoding of second generation terrestrial digital video broadcasting (DVB-T2) signals on general purpose processor platforms is challenging in terms of complexity and in terms of power. FPGA-based runtime acceleration for DVB-T2 allows for unwrapping the iterative structures of modern channel decoding schemes by using parallel hardware designs. Additionally, due to the sequential nature of the DVB-T2 receiver chain we can use partial reconfiguration to switch between different decoding modules. We will show in a theoretical analysis that this time-multiplexing approach can be used to realize resource-efficient DVB-T2 receiver chains at a much lower resource and power consumption as compared to solely processor-based solutions.
Keywords :
channel coding; decoding; demodulation; digital video broadcasting; field programmable gate arrays; iterative methods; channel decoding schemes; efficient DVB-T2 decoding accelerator design; iterative structures; parallel hardware designs; partial reconfiguration; power consumption; processor-based solutions; second generation terrestrial digital video broadcasting signals; time-multiplexing FPGA resource; Decoding; Digital video broadcasting; Field programmable gate arrays; OFDM; Receivers; Throughput; Universal Serial Bus;
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2012 22nd International Conference on
Conference_Location :
Oslo
Print_ISBN :
978-1-4673-2257-7
Electronic_ISBN :
978-1-4673-2255-3
DOI :
10.1109/FPL.2012.6339244