DocumentCode :
1948163
Title :
IP core based architecture of telecommand System-on-Chip (SoC) for spacecraft applications
Author :
Rajesvari, R. ; Manoj, G. ; Ponrani, M.A. ; Joy, M.A.
Author_Institution :
Dept. of ECE, Karunya Univ., Coimbatore, India
fYear :
2013
fDate :
7-8 Feb. 2013
Firstpage :
163
Lastpage :
168
Abstract :
Consumer demands for high performance and rich functionality have driven the semiconductor manufacturing industry to the integration of multiple complex components onto a single chip. As the complexity of the remotely located physical devices increases, the requirement for a greater telecommanding capability and efficiency arises. This is achieved by embedding pre-designed functions into a single SoC, which utilizes specialized reusable core (IP cores) architecture into complex chip.This paper is concerned with the design of telecommand system for transfer of signals from ground station to space station by the integration of SRAM(Static Random Access Memory), ARM (Advanced RISC Machine) Processor, EDAC unit (Error Detection And Correction). The results are analysed for SPARTAN 3, SPARTAN 6, VIRTEX 4 and VIRTEX 5 FPGA devices. The IP core based architecture using VIRTEX 5 FPGA device makes a trade-off between frequency and time delay with 48% increase in operating frequency and having a minimum time delay of about 5%.
Keywords :
SRAM chips; aerospace computing; field programmable gate arrays; space vehicles; system-on-chip; ARM processor; EDAC unit; IP core based architecture; SPARTAN 3 FPGA device; SPARTAN 6 FPGA device; SRAM; SoC; VIRTEX 4 FPGA device; VIRTEX 5 FPGA device; advanced RISC machine; consumer demand; error detection-and-correction; field programmable gate array; operating frequency; semiconductor manufacturing industry; signal transfer; spacecraft application; static random access memory; telecommand system-on-chip; time delay; Arrays; IP networks; Random access memory; Registers; Standards; Table lookup; ARM Processor; EDAC unit; IP cores; SRAM; telecommand;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Image Processing & Pattern Recognition (ICSIPR), 2013 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4673-4861-4
Type :
conf
DOI :
10.1109/ICSIPR.2013.6497979
Filename :
6497979
Link To Document :
بازگشت